Graduate School of Information, Production and Systems, Waseda University Field [ System LSI ] Yasuaki Inoue 井上靖秋 Name Title [Professor] inoue yasuaki@waseda.jp E-mail URL http://www.f.waseda.jp/inoue yasuaki/ Yasuaki Inoue was born in Niigata (a region with heavy snowfalls), Japan, in 1945. He received the D.E. degree in electronics and communication engineering from Waseda University. From 1964 to 2000, he was with Sanyo Electric Co., Ltd., Gunma, Japan, where he was engaged in research and development in analog integrated circuits and analog/digital EDA systems. He holds over forty patents. The figure (lower right) is the EDA system developed by him. In Sanyo Semiconductor Company, he was General Manager of the EDA Technology Department and the Memory Development Department. From 2000 to 2003, he was a Professor with University of East Asia, Shimonoseki, Japan. Since 2003, he has been a Professor with the System LSI Field, the Graduate School of Information, Production and Systems, Waseda University, Kitakyushu, Japan. It is his motto to have no likes and dislikes in human beings (as well as wines). No likes and dislikes in human beings (as well as wines). RESEARCH INTERESTS: His research interests include analog circuits, EDA systems, and numerical analysis of nonlinear circuits and systems. Among those, as fundamental technologies toward next generation system LSI applications for ubiquitous network, multimedia, and home appliance, currently he has been focusing his research interests on high-speed circuit design technologies, low power circuit design technologies, circuit design verification technologies, signal integrity issues, and advanced circuit simulation technologies as shown in the figure (lower left). He succeeded in solving record-breaking large-scale analog circuits (nonlinear circuit equations with 40,000 variables) by his unique algorithm based on the homotopy continuation method. The record has not been broken yet. The analog is one of most important keywords for next generation system LSI fundamental technologies, by which the Kitakyushu Science and Research Park has been aiming at the central position in the region of Asian system LSI industries. PROFESSIONAL ASSOCIATIONS: He is a member of IEICE, IPSJ, IEEJ, and IEEE. From 1997 to 1999, he was an Associate Editor of the IEEE Transactions on Circuits and Systems Part II. AWARDS: He received the Ishikawa Award from the Union of Japanese Scientists and Engineers in 1998, the Engineer Award from the Gunma Prefecture in 1999, the Distinguished Service Award from the Science and Technology Agency, the Japanese Government in 1999, the TELECOM System Technology Award from the Telecommunications Advancement Foundations in 2002, the Achievement Award from the Information Processing Society Japan in 2003, and the Funai Information Technology Promotion Award from the Funai Foundation for Information Technology in 2004. ## Research area EDA System developed by him | 氏名 | <del>ちぇん そん</del><br>陳 松 | | 生年月日 | 1979年9月2日 | | Ď. | | |-------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------|------------------------------------------------|---------------|--| | 大学名 | 早稲田 | 大学大学院情報生産システム研究科 | <u> </u> | | | | | | 学科·<br>専攻(講座) | | システムLSI分野 | 役職 | 助教 | | | | | 担当科目 | | 世界四头 6 世界 1 02-11-21 日 次 // | Tel | 093-692-5017 | (5359) | | | | | | 基礎理論の基礎、LSI設計最適化 | Fax | | | | | | 連絡先 | 北九州 | 市若松区ひびきの2-7早稲田大学N318 | E-mail | chensong@aon | i.waseda.jp | ајр | | | 学位(授与機関) | | PhD, Tsinghua University (Dept. of Computer and Science) | , Peking, China | 取得年 2005 | j . | | | | 1)主要な | 研究テ- | -マ又は研究領域等 | | · | | | | | 研究テ<br>研究領 | | Optimization techniques and their application floorplanning, placement, high-level synthesis | ons to Electr<br>sis, Design F | onic Design Auto<br>or Manufacturabi | omation, especially,<br>ility, etc. | | | | キーワード | | Electronic Design Automation, Floorplanning, Placement, High-level Synthesis, Design For Manufacturability | | | | | | | | | The EDA (Electronic Design Automation) is a large interdisciplinary research field. It is also called Computer-Aided Design (CAD) of Integrated Circuits. As the advance of silicon technology, the EI researchers are faced many new challenges, e.g., process variability, reliability, power, etc. | | | | | | | 当該テ<br>領域の<br>及び <sup>4</sup> | 概要 | The knownledge of circuits (circuit design, ralgorithms, complexity theory), mathematics problems from EDA field are complicated multiple theory of the proper formulations and the efficient an solve these problems. | s, and compu<br>ulti-objective | iter-aided design<br>e and multi-const | are necessary. Many<br>traint optimization pro | blem | | | | | [1] Song Chen, Liangwei Ge, Mei-Fang Chiang, Takeshi Yoshimura, "Lagrangian Relaxation Based Inter-Layer Signal Via Assignment for 3-D ICs", IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol.E92-A, No.4, pp. 1080-1087, April, 200-1019 [2] S. Chen and Takeshi Yoshimura, "Fixed-outline Floorplanning: Enumerating Block Positions and Computer Sciences of Property of Property of Sciences of Property Proper | | | | | | | | | A New Objective Function for Calculating Area Costs", IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol.27, No.5, 2008, pp. 858-871. [3] S. Chen, S. Dong, X. Hong, and C. Cheng, "Vlsi block placement with alignment constraints," IEEE Transactions on Circuits and Systems II: Express Briefs, , vol. 53, no. 8, pp. 622-626, 2006. | | | | | | | 主な論文<br>又は研タ | | [4] S. Chen, X. Hong, S. Dong, and et al, "Fast evaluation of bounded slice-line grid," Springer Journal of Computer Science and Technology, vol. 19, no. 6, pp. 973-980, 2004. | | | | | | | | | [5] S. Chen, X. HOng, S. Dong, and et al, "A buffer planning algorithm for chip-level floorplanning, Science in China Series F-Information Sciences, vol. 47, no. 6, pp. 763-776, 2004. | | | | | | | | | [6] Y. Ma, X. Hong, S. Dong, S. Chen, and et al, "Buffer planning as an integral part of floorplanning with consideration of routing congestion," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 24, no. 4, pp. 609-621, 2005. | | | | | | | | | [7] L. Ge, S. Chen, K. Wakabayashi, T. Takenaka, T. Yoshimura, "Max-flow Scheduling in High-level Synthesis", IEICE Trans. on Fundamentals of Electronics, Communications and Computer Sciences, vol. E90-A, no. 9, pp. 1940-1948, 2007. | | | | | | | 応用可<br>分里 | | Design automation of System LSI, especially | physical des | ign tools. | | · <del></del> | | | 2)企業向( | ナメッセー | _ <u>-</u> 9 | | | | | | | | | | | | | | | | )学外活動 | 助·学会: | 活動 | | · · · · · · · · · · · · · · · · · · · | | | | | EE Member | , IEICE | Member. | | | | | | | | | | | | | | |